| Module Code                                                                                                 | EEP55C32/EEU4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | EEP55C32/EEU44C32                                                                                                         |              |            |          |  |  |  |
|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------|------------|----------|--|--|--|
| Module Name                                                                                                 | VLSI Design                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                           |              |            |          |  |  |  |
| ECTS Weighting <sup>1</sup>                                                                                 | 5 ECTS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                           |              |            |          |  |  |  |
| Semester taught                                                                                             | Semester 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                           |              |            |          |  |  |  |
| Module Coordinator/s                                                                                        | Assistant Prof George Floros                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                           |              |            |          |  |  |  |
| Module Learning Outcomes with reference to the Graduate Attributes and how they are developed in discipline | On successful completion of this module, students should be able to:  LO1. familiarize themselves with open-source/industrial flows for circuit design, from RTL to GDSII  LO2. to use design tools as an experienced user, and to comprehend changes undergone by the circuit while optimized for area, performance or power consumption  LO3. gain insight into the design issues of timing, performance, power consumption, verification and test  LO4. become knowledgeable enough so as to be able to work as a junior VLSI engineer in an corporate environment using EDA tools |                                                                                                                           |              |            |          |  |  |  |
|                                                                                                             | To act responsib<br>To think independent<br>To develop cont                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | outes: levels of atta<br>oly - Attained<br>ndently - Attained<br>inuously - Attained<br>e effectively - <mark>Enha</mark> | ı            |            |          |  |  |  |
| Module Content                                                                                              | The goals of the course include (1) the presentation and in-depth discussion of design implementation and test methodologies for VLSI systems, (2) getting to grips with the relevant theoretical and practical issues, processes and flow standards, and (3) gaining practical experience actually using ASIC design tools.  In the course, design and implementation tools are presented, which begin with the circuit in High Level Description (HDL) format, and produce a complete floorplanning and placement of the circuit in the form needed for delivery at a fab.          |                                                                                                                           |              |            |          |  |  |  |
| Teaching and Learning Method                                                                                | s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                           |              |            |          |  |  |  |
| Assessment Details <sup>2</sup> Please include the following:                                               | Assessment<br>Component                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Assessment Description                                                                                                    | LO Addressed | % of total | Week due |  |  |  |

<sup>&</sup>lt;sup>1</sup> <u>TEP Glossary</u> <sup>2</sup> <u>TEP Guidelines on Workload and Assessment</u>

| <ul><li>Assessment</li><li>Component</li></ul>                                                                                     | Written Exam     | 2-hr in-person exam                                        | LO1, LO3, LO4 | 30 | Exam Period            |
|------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------|---------------|----|------------------------|
| <ul> <li>Assessment description</li> <li>Learning Outcome(s) addressed</li> <li>% of total</li> <li>Assessment due date</li> </ul> | Design Exercises | VLSI Design flow<br>(synthesis,<br>placement and<br>route) | LO2, LO3, LO4 | 70 | Announced in the class |

### Reassessment Requirements

100% based on exam

### Contact Hours and Indicative Student Workload<sup>2</sup>

### **Contact hours:**

44 (22 hour lectures, 22 hour labs) with additional hours arranged regularly to support with queries on ongoing assignments

# Independent Study (preparation for course and review of materials):

2 hours per week for lecture, total 24 hours

# Independent Study (preparation for assessment, incl. completion of assessment):

average 4-5 hours per week for the completion of lab exercises, total 44-55 hours

### **Recommended Reading List**

- Jan M. Rabaey, Anantha P. Chandrakasan, and
   Borivoje Nikolić. Digital integrated circuits: a design perspective. Pearson Education, Incorporated., 2003.
- Kahng, Andrew B., et al. VLSI physical design: from graph partitioning to timing closure. Vol. 312.
   Netherlands: Springer, 2011.
- Bhatnagar, Himanshu. "Advanced ASIC Chip Synthesis Using Synopsys® Design Compiler™ Physical Compiler™ and PrimeTime®[electronic resource]."

### **Module Pre-requisite**

4C1 Integrated Systems Design or equivalent

#### **Module Co-requisite**

### **Module Website**

On Blackboard

Are other Schools/Departments involved in the delivery of this module? If yes, please provide details.

No

| <b>Module Approval Date</b> |                   |
|-----------------------------|-------------------|
| Approved by                 | Prof. Naomi Harte |
| Academic Start Year         | September 2025    |
| Academic Year of Date       | 2025/26           |